Part Number Hot Search : 
T29F8 T54FCT AN463 0100C EC1145 SC2932 SMAZ10 MC14067B
Product Description
Full Text Search
 

To Download AT29BV010A Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 features ? single supply voltage, range 2.7v to 3.6v ? single supply for read and write ? software protected programming ? fast read access time - 200 ns ? low power dissipation C 15 ma active current C 40 a cmos standby current ? sector program operation C single cycle reprogram (erase and program) C 1024 sectors (128 bytes/sector) C internal address and data latches for 128 bytes ? two 8k bytes boot blocks with lockout ? fast sector program cycle time - 20 ms max. ? internal program control and timer ? data polling for end of program detection ? typical endurance > 10,000 cycles ? cmos and ttl compatible inputs and outputs ? commercial and industrial temperature ranges description the AT29BV010A is a 2.7-volt only in-system flash programmable and erasable read only memory (flash). its 1 megabit of memory is organized as 131,072 words by 8 bits. manufactured with atmels advanced nonvolatile cmos eeprom technol- ogy, the device offers access times to 200 ns, and a low 54 mw power dissipation. when the device is deselected, the cmos standby current is less than 40 m a. the device endurance is such that any sector can typically be written to in excess of 10,000 times. the programming algorithm is compatible with other devices in atmels low voltage flash family of products. 1-megabit (128k x 8) single 2.7-volt battery-voltage ? flash memory AT29BV010A rev. 0519cC10/98 pin configurations pin name function a0 - a16 addresses ce chip enable oe output enable we write enable i/o0 - i/o7 data inputs/outputs nc no connect tsop top view type 1 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 a11 a9 a8 a13 a14 nc we vcc nc a16 a15 a12 a7 a6 a5 a4 oe a10 ce i/o7 i/o6 i/o5 i/o4 i/o3 gnd i/o2 i/o1 i/o0 a0 a1 a2 a3 plcc top view 5 6 7 8 9 10 11 12 13 29 28 27 26 25 24 23 22 21 a7 a6 a5 a4 a3 a2 a1 a0 i/o0 a14 a13 a8 a9 a11 oe a10 ce i/o7 4 3 2 1 32 31 30 14 15 16 17 18 19 20 i/o1 i/o2 gnd i/o3 i/o4 i/o5 i/o6 a12 a15 a16 nc vcc we nc (continued)
AT29BV010A 2 to allow for simple in-system reprogrammability, the AT29BV010A does not require high input voltages for pro- gramming. the device can be operated with a single 2.7v to 3.6v supply. reading data out of the device is similar to reading from an eprom. reprogramming the AT29BV010A is performed on a sector basis; 128 bytes of data are loaded into the device and then simultaneously programmed. during a reprogram cycle, the address locations and 128 bytes of data are captured at microprocessor speed and internally latched, freeing the address and data bus for other operations. following the initiation of a program cycle, the device will automatically erase the sector and then program the latched data using an internal control timer. the end of a program cycle can be detected by data polling of i/o7. once the end of a program cycle has been detected, a new access for a read or program can begin. block diagram device operation read: the AT29BV010A is accessed like an eprom. when ce and oe are low and we is high, the data stored at the memory location determined by the address pins is asserted on the outputs. the outputs are put in the high impedance state whenever ce or oe is high. this dual-line control gives designers flexibility in preventing bus conten- tion. software data protection programming: the AT29BV010A has 1024 individual sectors, each 128 bytes. using the software data protection feature, byte loads are used to enter the 128 bytes of a sector to be programmed. the AT29BV010A can only be programmed or repro- grammed using the software data protection feature. the device is programmed on a sector basis. if a byte of data within the sector is to be changed, data for the entire 128- byte sector must be loaded into the device. the data in any byte that is not loaded during the programming of its sector will be indeterminate. the AT29BV010A automatically does a sector erase prior to loading the data into the sector. an erase command is not required. software data protection protects the device from inadvert- ent programming. a series of three program commands to specific addresses with specific data must be presented to the device before programming may occur. the same three program commands must begin each program operation. all software program commands must obey the sector pro- gram timing specifications. power transitions will not reset the software data protection feature, however the software feature will guard against inadvertent program cycles dur- ing power transitions. any attempt to write to the device without the 3-byte com- mand sequence will start the internal write timers. no data will be written to the device; however, for the duration of t wc , a read operation will effectively be a polling operation. after the software data protections 3-byte command code is given, a byte load is performed by applying a low pulse on the we or ce input with ce or we low (respectively) and oe high. the address is latched on the falling edge of ce or we , whichever occurs last. the data is latched by the first rising edge of ce or we . the 128 bytes of data must be loaded into each sector. any byte that is not loaded during the programming of its sector will be indeterminate. once the bytes of a sector are loaded into the device, they are simultaneously programmed dur- ing the internal programming period. after the first data byte has been loaded into the device, successive bytes are entered in the same manner. each new byte to be pro- grammed must have its high to low transition on we (or ce ) within 150 m s of the low to high transition of we (or ce ) of the preceding byte. if a high to low transition is not detected within 150 m s of the last low to high transition, the load period will end and the internal programming period will start. a7 to a16 specify the sector address. the sector address must be valid during each high to low transition of we (or ce ). a0 to a6 specify the byte address within the sector. the bytes may be loaded in any order; sequential loading is not required. hardware data protection: hardware features protect against inadvertent programs to the AT29BV010A in the following ways: (a) v cc senseif v cc is below 2.0v (typical), the program function is inhibited; (b) v cc power on delayonce v cc has reached the v cc sense level, the device will automatically time out 10 ms (typical) before programming; (c) program inhibitholding any one of oe low, ce high or we high inhibits program cycles; and (d) noise filter pulses of less than 15 ns (typical) on the we or ce inputs will not initiate a program cycle. input levels: while operating with a 2.7v to 3.6v power supply, the address inputs and control inputs ( oe , ce and we ) may be driven from 0 to 5.5v without
AT29BV010A 3 adversely affecting the operation of the device. the i/o lines can only be driven from 0 to v cc + 0.6v. product identification: the product identification mode identifies the device and manufacturer as atmel. it may be accessed by hardware or software operation. the hardware operation mode can be used by an external pro- grammer to identify the correct programming algorithm for the atmel product. in addition, users may wish to use the software product identification mode to identify the part (i.e. using the device code), and have the system software use the appropriate sector size for program operations. in this manner, the user can have a common board design for 256k to 4-megabit densities and, with each densitys sector size in a memory map, have the system software apply the appropriate sector size. for details, see operating modes (for hardware operation) or software product identification. the manufacturer and device code is the same for both methods of identification. data polling: the AT29BV010A features data poll- ing to indicate the end of a program cycle. during a pro- gram cycle an attempted read of the last byte loaded will result in the complement of the loaded data on i/o7. once the program cycle has been completed, true data is valid on all outputs and the next cycle may begin. data polling may begin at any time during the program cycle. toggle bit: in addition to data polling the AT29BV010A provides another method for determining the end of a program or erase cycle. during a program or erase operation, successive attempts to read data from the device will result in i/o6 toggling between one and zero. once the program cycle has completed, i/o6 will stop tog- gling and valid data will be read. examining the toggle bit may begin at any time during a program cycle. optional chip erase modes: the entire device may be erased by using a 6-byte software code. please see software chip erase application note for details. boot block programming lockout: the AT29BV010A has two designated memory blocks that have a programming lockout feature. this feature prevents programming of data in the designated block once the fea- ture has been enabled. each of these blocks consists of 8k bytes; the programming lockout feature can be set inde- pendently for either block. while the lockout feature does not have to be activated, it can be activated for either or both blocks. these two 8k memory sections are referred to as boot blocks . secure code which will bring up a system can be contained in a boot block. the AT29BV010A blocks are located in the first 8k bytes of memory and the last 8k bytes of memory. the boot block programming lockout fea- ture can therefore support systems that boot from the lower addresses of memory or the higher addresses. once the programming lockout feature has been activated, the data in that block can no longer be erased or programmed; data in other memory locations can still be changed through the regular programming methods. to activate the lockout fea- ture, a series of seven program commands to specific addresses with specific data must be performed. please see boot block lockout feature enable algorithm. if the boot block lockout feature has been activated on either block, the chip erase function will be disabled. boot block lockout detection: a software method is available to determine whether programming of either boot block section is locked out. see software prod- uct identification entry and exit sections. when the device is in the software product identification mode, a read from location 00002h will show if programming the lower address boot block is locked out while reading location 1fff2h will do so for the upper boot block. if the data is fe, the corresponding block can be programmed; if the data is ff, the program lockout feature has been activated and the corresponding block cannot be programmed. the software product identification exit mode should be used to return to standard operation. absolute maximum ratings* temperature under bias................................ -55 c to +125 c *notice: stresses beyond those listed under absolute maximum ratings may cause permanent dam- age to the device. this is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability storage temperature ..................................... -65 c to +150 c all input voltages (including nc pins) with respect to ground ...................................-0.6v to +6.25v all output voltages with respect to ground .............................-0.6v to v cc + 0.6v voltage on a9 (including nc pins) with respect to ground ...................................-0.6v to +13.5v
AT29BV010A 4 note: 1. after power is applied and v cc is at the minimum specified data sheet value, the system should wait 20 ms before an opera- tional mode is started. notes: 1. x can be vil or vih. 2. refer to ac programming waveforms. 3. vh = 12.0v 0.5v. 4. manufacturer code is 1f. the device code is 35. 5. see details under software product identification entry/exit . dc and ac operating range AT29BV010A-20 AT29BV010A-25 AT29BV010A-30 operating temperature (case) com. 0c - 70c 0c - 70c 0c - 70c ind. -40c - 85c -40c - 85c v cc power supply (1) 2.7v to 3.6v 2.7v to 3.6v 2.7v to 3.6v operating modes mode ce oe we ai i/o read v il v il v ih ai d out program (2) v il v ih v il ai d in standby/write inhibit v ih x (1) xxhigh z program inhibit x x v ih program inhibit x v il x output disable x v ih xhigh z product identification hardware v il v il v ih a1 - a16 = v il , a9 = v h (3) , a0 = v il manufacturer code (4) a1 - a16 = v il , a9 = v h (3) , a0 = v ih device code (4) software (5) a0 = v il, a1 - a16 = v il manufacturer code (4) a0 = v ih, a1 - a16 = v il device code (4) dc characteristics symbol parameter condition min max units i lo output leakage current v i/o = 0v to v cc 1 m a i sb1 v cc standby current cmos ce = v cc - 0.3v to v cc com. 40 m a ind. 50 m a i sb2 v cc standby current ttl ce = 2.0v to v cc 1ma i cc v cc active current f = 5 mhz; i out = 0 ma; v cc = 3.6v 15 ma v il input low voltage 0.6 v v ih input high voltage 2.0 v v ol output low voltage i ol = 1.6 ma; v cc = 3.0v 0.45 v v oh output high voltage i oh = -100 m a; v cc = 3.0v 2.4 v
AT29BV010A 5 ac read waveforms notes: 1. ce may be delayed up to t acc - t ce after the address transition without impact on t acc . 2. oe may be delayed up to t ce - t oe after the falling edge of ce without impact on t ce or by t acc - t oe after an address change without impact on t acc . 3. t df is specified from oe or ce whichever occurs first (cl = 5 pf). 4. this parameter is characterized and is not 100% tested. input test waveforms and measurement level output test load note: 1. these parameters are characterized and not 100% tested. ac read characteristics symbol parameter AT29BV010A-20 AT29BV010A-25 AT29BV010A-30 units min max min max min max t acc address to output delay 200 250 300 ns t ce (1) ce to output delay 200 250 300 ns t oe (2) oe to output delay 0 100 0 120 0 150 ns t df (3)(4) ce or oe to output float 0 50 0 60 0 75 ns t oh output hold from oe , ce or address, whichever occurred first 000ns t r , t f < 5 ns pin capacitance f = 1 mhz, t = 25c (1) symbol typ max units conditions c in 46pfv in = 0v c out 812pfv out = 0v
AT29BV010A 6 ac byte load waveforms (1)(2) we controlled ce controlled ac byte load characteristics symbol parameter min max units t as , t oes address, oe set-up time 10 ns t ah address hold time 100 ns t cs chip select set-up time 0 ns t ch chip select hold time 0 ns t wp write pulse width (we or ce )200ns t ds data set-up time 100 ns t dh , t oeh data, oe hold time 10 ns t wph write pulse width high 200 ns
AT29BV010A 7 software protected program waveform notes: 1. oe must be high when we and ce are both low. 2. a7 through a16 must specify the sector address during each high to low transition of we (or ce ) after the software code has been entered. 3. all bytes that are not loaded within the sector being programmed will be indeterminate. programming algorithm (1) program cycle characteristics symbol parameter min max units t wc write cycle time 20 ms t as address set-up time 10 ns t ah address hold time 100 ns t ds data set-up time 100 ns t dh data hold time 10 ns t wp write pulse width 200 ns t blc byte load cycle time 150 m s t wph write pulse width high 200 ns load data aa to address 5555 load data 55 to address 2aaa load data a0 to address 5555 load data to sector (128 bytes) (3) writes enabled enter data protect state (2) notes for software program code: 1. data format: i/o7 - i/o0 (hex); address format: a14 - a0 (hex). 2. data protect state will be re-activated at end of pro- gram cycle. 3. 128 bytes of data must be loaded.
AT29BV010A 8 notes: 1. these parameters are characterized and not 100% tested. 2. see t oe spec in ac read characteristics. data polling waveforms notes: 1. these parameters are characterized and not 100% tested. 2. see t oe spec in ac read characteristics. toggle bit waveforms (1)(3) notes: 1. toggling either oe or ce or both oe and ce will operate toggle bit. 2. beginning and ending state of i/o6 will vary. 3. any address location may be used but the address should not vary. data polling characteristics (1)(2) symbol parameter min typ max units t dh data hold time 10 ns t oeh oe hold time 10 ns t oe oe to output delay (2) ns t wr write recovery time 0 ns toggle bit characteristics (1) symbol parameter min typ max units t dh data hold time 10 ns t oeh oe hold time 10 ns t oe oe to output delay (2) ns t oehp oe high pulse 150 ns t wr write recovery time 0 ns
AT29BV010A 9 software product identification entry (1) software product identification exit (1) notes for software product identification: 1. data format: i/o7 - i/o0 (hex); address format: a14 - a0 (hex). 2. a1 - a16 = v il . manufacturer code is read for a0 = v il ; device code is read for a0 = v ih . 3. the device does not remain in identification mode if powered down. 4. the device returns to standard operation mode. 5. manufacturer code is 1f. the device code is 35. boot block lockout feature enable algorithm (1) notes for boot block lockout feature enable: 1. data format: i/o7 - i/o0 (hex); address format: a14 - a0 (hex). 2. lockout feature set on lower address boot block. 3. lockout feature set on higher address boot block. load data aa to address 5555 load data 55 to address 2aaa load data 90 to address 5555 pause 20 ms enter product identification mode (2)(3) load data aa to address 5555 load data 55 to address 2aaa load data f0 to address 5555 pause 20 ms exit product identification mode (4) load data aa to address 5555 load data 55 to address 2aaa load data 80 to address 5555 load data aa to address 5555 load data 55 to address 2aaa load data 40 to address 5555 load data 00 to address 00000h (2) pause 20 ms load data ff to address fffffh (3) pause 20 ms
AT29BV010A 10 ordering information t acc (ns) i cc (ma) ordering code package operation range active standby 200 15 0.04 AT29BV010A-20jc AT29BV010A-20tc 32j 32t commercial (0 to 70 c) 250 15 0.04 AT29BV010A-25jc AT29BV010A-25tc 32j 32t commercial (0 to 70 c) 15 0.05 AT29BV010A-25ji AT29BV010A-25ti 32j 32t industrial (-40 to 85 c) 300 15 0.04 AT29BV010A-30jc AT29BV010A-30tc 32j 32t commercial (0 to 70 c) 15 0.05 AT29BV010A-30ji AT29BV010A-30ti 32j 32t industrial (-40 to 85 c) package type 32j 32-lead, plastic j-leaded chip carrier (plcc) 32t 32-lead, thin small outline package (tsop)
AT29BV010A 11 packaging information .045(1.14) x 45? pin no. 1 identify .025(.635) x 30? - 45? .012(.305) .008(.203) .021(.533) .013(.330) .530(13.5) .490(12.4) .030(.762) .015(.381) .095(2.41) .060(1.52) .140(3.56) .120(3.05) .032(.813) .026(.660) .050(1.27) typ .553(14.0) .547(13.9) .595(15.1) .585(14.9) .300(7.62) ref .430(10.9) .390(9.90) at contact points .022(.559) x 45? max (3x) .453(11.5) .447(11.4) .495(12.6) .485(12.3) *controlling dimension: millimeters index mark 18.5(.728) 18.3(.720) 20.2(.795) 19.8(.780) 0.25(.010) 0.15(.006) 0.50(.020) bsc 7.50(.295) ref 8.20(.323) 7.80(.307) 1.20(.047) max 0.15(.006) 0.05(.002) 0 5 ref 0.70(.028) 0.50(.020) 0.20(.008) 0.10(.004) 32j , 32-lead, plastic j-leaded chip carrier (plcc) dimensions in inches and (millimeters) jedec standard ms-016 ae 32t , 32-lead, plastic thin small outline package (tsop) dimensions in millimeters and (inches)* jedec outline mo-142 bd
? atmel corporation 1998. atmel corporation makes no warranty for the use of its products, other than those expressly contained in the companys standard war- ranty which is detailed in atmels terms and conditions located on the companys website. the company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any tim e without notice, and does not make any commitment to update the information contained herein. no licenses to patents or other intellectu al prop- erty of atmel are granted by the company in connection with the sale of atmel products, expressly or by implication. atmels pr oducts are not authorized for use as critical components in life support devices or systems. marks bearing ? and/or ? are registered trademarks and trademarks of atmel corporation. terms and product names in this document may be trademarks of others. atmel headquarters atmel operations corporate headquarters 2325 orchard parkway san jose, ca 95131 tel (408) 441-0311 fax (408) 487-2600 europe atmel u.k., ltd. coliseum business centre riverside way camberley, surrey gu15 3yl england tel (44) 1276-686677 fax (44) 1276-686697 asia atmel asia, ltd. room 1219 chinachem golden plaza 77 mody road tsimshatsui east kowloon, hong kong tel (852) 27219778 fax (852) 27221369 japan atmel japan k.k. tonetsu shinkawa bldg., 9f 1-24-8 shinkawa chuo-ku, tokyo 104-0033 japan tel (81) 3-3523-3551 fax (81) 3-3523-7581 atmel colorado springs 1150 e. cheyenne mtn. blvd. colorado springs, co 80906 tel (719) 576-3300 fax (719) 540-1759 atmel rousset zone industrielle 13106 rousset cedex, france tel (33) 4 42 53 60 00 fax (33) 4 42 53 60 01 fax-on-demand north america: 1-(800) 292-8635 international: 1-(408) 441-0732 e-mail literature@atmel.com web site http://www.atmel.com bbs 1-(408) 436-4309 printed on recycled paper. 0519cC10/98/xm


▲Up To Search▲   

 
Price & Availability of AT29BV010A

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X